the aip74hc/hct193 is a 4-bit synchronous binary up/down counter. separate up/down clocks, cpu and cpd respectively, simplify operation. the outputs change state synchronously with the low-to-high transition of either clock input. if the cpu clock is pulsed while cpd is held high, the device will count up. if the cpd clock is pulsed while cpu is held high, the device will count down.
only one clock input can be held high at any time to guarantee predictable behavior. the device can be cleared at any time by the asynchronous master reset input (mr); it may also be loaded in parallel by activating the asynchronous parallel load input (pl).the terminal count up (tcu) and terminal count
down (tcd) outputs are normally high. when the circuit has reached the maximum count state of 15, the next high-to-low transition of cpu will causetcu to go low. tcu will stay low until cpu goes high again, duplicating the count up clock. likewise, thetcd output will go low when the circuit is in the zero state and the cpd goes low. the terminal count outputs can be used as the clock input signals to the next higher order circuit in a multistage counter, since they duplicate the clock waveforms. multistage counters will not be fully synchronous, since there is a slight delay time difference added for each stage that is added. the counter may be preset by the asynchronous parallel load capability of the circuit. information present on the parallel data inputs (d0 to d3) is loaded into the counter and appears on the outputs (q0 to q3) regardless of the conditions of the clock inputs when the parallel load (pl) input is low. a high level on the master reset (mr) input will disable the parallel load gates, override both clock inputs and set all outputs (q0 to q3) low. if one of the clock inputs is low during and after a reset or load operation, the next low-to-high transition of that clock will be interpreted as a legitimate signal and will be counted. inputs include clamp diodes. this enables the use of current limiting resistors to interface inputs to voltages in excess of vcc.
for aip74hc193: cmos level
for aip74hct193: ttl level
synchronous reversible 4-bit binary counting
asynchronous parallel load
expandable without external logic
specified from -40℃ to 105℃
packaging information: dip16/sop16/tssop16